| Total No. | of Questions | : | 8] |  |
|-----------|--------------|---|----|--|
|-----------|--------------|---|----|--|

| SEAT No.: |  |
|-----------|--|
|-----------|--|

[Total No. of Pages: 2

P3766 [4960] - 1260

| M.E. (E & TC) (VLSI and Embedded Systems) |                                        |                                                                                                                                                                                                                        |                     |  |  |  |  |
|-------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|
|                                           | ASIC Design                            |                                                                                                                                                                                                                        |                     |  |  |  |  |
|                                           | (2013 Credit Pattern) (Semester - III) |                                                                                                                                                                                                                        |                     |  |  |  |  |
|                                           |                                        | Hours] [Max. Marks:                                                                                                                                                                                                    | 50                  |  |  |  |  |
| Insti                                     | ructio<br>1)<br>2)<br>3)<br>4)<br>5)   | Answer any five questions out of 8.  Neat diagrams must be drawn wherever necessary.  Figures to the right indicate full marks.  Use of electronic pocket calculators is allowed.  Assume suitable data, if necessary. |                     |  |  |  |  |
| Q1)                                       | a)                                     | What are different types of ASIC? Explain in brief.                                                                                                                                                                    | [5]                 |  |  |  |  |
|                                           | b)                                     | Draw and explain the flow chart relating to ASIC design flow.                                                                                                                                                          | [5]                 |  |  |  |  |
| Q2)                                       | a)                                     | What are different types of simulation? Explain in brief.                                                                                                                                                              | [4]                 |  |  |  |  |
|                                           | b)                                     | Explain different modelling techniques used in VHDL.                                                                                                                                                                   | [3]                 |  |  |  |  |
|                                           | c)                                     | Write a short note on ASIC cell libraries.                                                                                                                                                                             | [3]                 |  |  |  |  |
| Q3)                                       | a)                                     | Write a note on signal integrity effects in ASIC design.                                                                                                                                                               | [5]                 |  |  |  |  |
|                                           | b)                                     | Write a VHDL code for full adder using structural architecture. A write test bench for it.                                                                                                                             | lso<br>[ <b>5</b> ] |  |  |  |  |
| Q4)                                       | a)                                     | Write an explanatory note on practical aspects of mix analog digital designation                                                                                                                                       | gn.<br>[ <b>4</b> ] |  |  |  |  |
|                                           | b)                                     | What is boundary scan testing? Explain in brief.                                                                                                                                                                       | [3]                 |  |  |  |  |
|                                           | c)                                     | Define logic synthesis and logic simulation.                                                                                                                                                                           | [3]                 |  |  |  |  |

| Q5) | a) | What are the factors contributing to best floor planning? Explain in de-                         | tail.<br><b>[3]</b> |
|-----|----|--------------------------------------------------------------------------------------------------|---------------------|
|     | b) | What is force directed placement algorithm? Explain different for directed placement algorithms. | orce                |
|     | c) | Explain in detail group migration algorithm for system partitioning.                             | [4]                 |
| Q6) | a) | List the goals and objectives for system partitioning and routing.                               | [4]                 |
|     | b) | Define channel density and Eimore's delay.                                                       | [2]                 |
|     | c) | Write a short note on Design Rule Check (DRC) and LVS.                                           | [4]                 |
| Q7) | a) | Explain in detail Automatic Test Vector Generation.                                              | [5]                 |
|     | b) | Write a short note on features of EDA tools.                                                     | [3]                 |
|     | c) | Define the terms LFSR and BIST.                                                                  | [2]                 |
| Q8) | a) | Write a short note on stack at fault model.                                                      | [4]                 |
|     | b) | What is fault simulation? What are different types of fault simulation                           | n.<br>[ <b>4</b> ]  |
|     | c) | Explain in detail formal verification.                                                           | [2]                 |

